ICSJ 2010 Technical Program
(Aug. 24-26, 2010)
August 24, 2010
Room 213: Session Chair: Hirofumi Nakajima
�@9:30 - 9:40 Opening Remarks:
�@�@�@Hirofumi Nakajima (Executive Chair, IEEE CPMT Symposium Japan; Renesas Electronics Corporation)
�@9:40 - 9:50 Welcome Talk CPMT President:
�@�@�@Rolf Aschenbrenner (President, CPMT Society, IEEE; Fraunhofer IZM)
�@9:50 - 10:35 Plenary Speech 1
�@�@Materials - Crucial Enabler for Packaging Innovation,
�@�@�@�@William Chen (Senior Technical Advisor ASE Group, IEEE/CPMT Society Distinguished Lecturer)
10:45 - 11:30 Plenary Speech 2
�@�@Difficult Challenges and potential solutions for Advanced Packaging,
�@�@�@�@W. R. Bottoms (Chair, A&P TWG, ITRS; Chairman, Third Millennium Test Solutions)
11:30 - 12:10 Plenary Speech 3
�@�@Recent Advances on Nano-materials for Advanced Packaging Applications,
�@�@�@�@C. P. Wong (Dean of the Faculty of Engineering, The Chinese University of Hong Kong)
Room 213
13:00 - 14:40 Session 1: Advanced Package (AP-1)
Session Chair: Shoji Uegaki, Klaus Pressel
1-1 |
Module Miniaturization by ultra thin Package Stacking |
1-2 |
Development of Super Thin TSV PoP |
1-3 |
A wafer-level system integration technology for flexible pseudo-SOC incorporates MEMS-CMOS heterogeneous devices |
Author's Interview (20 min.) |
15:10 - 16:50 Session 2: Advanced Package (AP-2)
Session Chair: Shigenori Aoki, C.P. Hung
2-1 |
Alternative Process and Support Material for Embedded Fine-pad-pitch LSI Package |
2-2 |
Preparation of ferroelectric capacitor films onto the releasable substrate and its application to nano-transfer method |
2-3 |
Embedded Wafer Level Ball Grid Array (eWLB) Technology for System Integration |
2-4 |
High Density Substrate Solution for Complex High Pin Count Flip-Chip Applications |
Author's Interview (20 min.) |
Room 212
13:00 - 14:40 Session 3: Board Level Reliability (BR-1)
Session Chair: Michitaka Kimura, Jie Xue
3-1 |
Invited : Mechanical and Material Reliability in Board Level Solder Joints |
3-2 |
Effect of Mild Aging on Package Drop Performance for Lead Free Solders |
3-3 |
Next Generation Substrate for High Density and Thin Package |
3-4 |
PoP Prototyping by determination of matter transport effects |
Author's Interview (20 min.) |
15:10 - 16:50 Session 4: Board Level Reliability (BR-2)
Session Chair: Michitaka Kimura, Jie Xue
4-1 |
Modeling
of Board Level Solder Joint Reliability under Mechanical Drop Test
with the Consideration of Plastic Strain Hardening of Lead-free
Solder |
4-2 |
Effect of Solders, Underfills and Substrates on Reliability of Flip-Chip Bonding of Low-k Semiconductor Chips |
4-3 |
Health monitoring method for load assessment in reliability design of printed circuit board |
4-4 |
Effects of the crystallographic orientation of Sn grain during electromigration test |
Author's Interview (20 min.) |
Room 211
13:00 - 14:40 Session 5: Electrical Design (ED-1)
Session Chair: Toshio Sudo, Yutaka Uematsu
5-1 |
Design Trade-Off for Resonance Reduction of Multiple Power Planes in Super Ball Grid Array (SBGA) Package |
5-2 |
Fast Power Integrity Estimation Method by Use of LSI Power-pn Model |
5-3 |
Modeling and Analysis of Differential Signal Through Silicon Via (TSV) in 3D IC |
5-4 |
A Stopband Enhanced EBG Power/ground Plane based on Via Location Design |
Author's Interview (20 min.) |
15:10 - 16:25 Session 6: Electrical Design (ED-2)
Session Chair: Takashi Harada, Hideki Osaka
6-1 |
TSV Mutual Inductance Effect on Impedance of 3D Stacked On-Chip PDN with Multi-TSV Connections |
6-2 |
Through Co-Design to Optimize Power Delivery Distribution System Using Embedded Discrete De-coupling Capacitor |
6-3 |
Impulse responses of on-chip power supply networks with varying conditions |
- Author's Interview (20 min.) - |
August 25, 2010
Room 213: �@Session Chair:�@Ricky Lee
�@9:30 - 10:30 Plenary Speech 4
�@�@Recent Progress in Surface Activated Bonding Method,
�@�@�@�@Tadatomo Suga (General Chair, IEEE CPMT Symposium Japan; School of Engineering of The University of Tokyo)
�@10:30 - 11:15 Plenary Speech 5
�@�@3D System-in-Package Technologies for Multifunctional Systems,
�@�@�@�@Klaus-Dieter Lang (Fraunhofer IZM)
�@11:15 - 12:00 Plenary Speech 6
�@�@3D System Integration - Opportunities and challenges in the supply chain,
�@�@�@�@Eric Beyne (Interuniversity Microelectronics Center)
Room 212
13:00 - 14:40 Session 7: Interconnect (IC)
Session Chair: Hirofumi Nakajima, Kuo-Ning Chiang
7-1 |
Wire Bonding with Pd-Coated Copper Wire |
7-2 |
Fine Pitch Cu Wire Bonding - As Good As Gold |
7-3 |
Study of EMC for Cu bonding wire application |
7-4 |
Process Design of Self-Replication for Micro Bump Formation |
- Author's Interview (20 min.) - |
15:10 - 16:50 Session 8: Optical vs. Electrical Transmission (OE-1)
Session Chair: Kanji Otsuka, Toshio Sudo
8-1 |
Invited : Potential of Wavelength-Division-Multiplexing Optical-Interconnects for Next-Generation System in Packaging |
8-2 |
Study on Novel Concept of Transmission Signal Assisted with Evanescent Wave Energy |
8-3 |
A Feasibility Study of Proximity Interconnect Technology Utilizing Transmission Line Coupling |
8-4 |
Analysis of On-Board Antenna Modules for the Millimeter-Wave Intra-Connect system |
Author's Interview (20 min.) |
Room 213
13:00 - 14:40 Session 9: 3D Integration (3D-1)
Session Chair: Hiroshi Yamada, Rolf Aschenbrenner
9-1 |
Development of high accuracy wafer thinning and pickup technology for thin wafer(die) |
9-2 |
Development of High speed Copper CMP Slurry for TSV application based on Friction analysis |
9-3 |
Evaluation of Surface Microroughness for Surface Activated Bonding |
9-4 |
Guard-Ring Effect for Through Silicon Via (TSV) Noise Coupling Reduction |
Author's Interview (20 min.) |
15:10 - 16:50 Session 10: 3D Integration (3D-2)
Session Chair: Masahiro Aoyagi, Eric Beyne
10-1 |
Development of Multi-Stack Process on Wafer-on-Wafer (WOW) |
10-2 |
Room-temperature Si-Si and Si-SiN wafer bonding |
10-3 |
Thermal Stress Analysis of the 3D Die Stacks with Low-Volume Interconnections |
10-4 |
Wafer and/or chip bonding adhesives for 3D package |
Author's Interview (20 min.) |
Room 211
13:00 - 14:40 Session 11: Mechanical Design (MD-1)
Session Chair: Masazumi Amagai, Tadaaki Mimura
11-1 |
Review on the high temperature warpage measurement using shadow moire |
11-2 |
Warpage mechanism of single-sided molded package studied with viscoelastic analysis |
11-3 |
Vibration test durability on large BGA assemblies: Evaluation of reinforcement techniques |
11-4 |
The Development of Cleaving - DBG + CMP process |
- Author's Interview (20 min.) - |
15:10 - 16:50 Session 12: Mechanical Design (MD-2)
Session Chair: Masazumi Amagai, Seok-Hwan HUH
12-1 |
Thermal stress analysis of FCBGA during cooling under reflow process |
12-2 |
Assembly-Stress-Mechanism in Pad Areas of Flip Chip Package on High-k/Metal gate Transistors |
Author's Interview (20 min.) |
August 26, 2010
Room 213:�@Session Chair:�@Hiroshi Yamada
9:30 - 10:15 Plenary Speech 7
3D Packaging Trends: From Stacked Die to 3D ICs with TSV
E. Jan Vardaman (President, TechSearch International, Inc.)
10:15 - 11:00 Plenary Speech 8
Advanced Electrical Measurement and Evaluation Technology for 3D LSI Chip Stacking Integration Technology,
Masahiro Aoyagi (Chair, CPMT Society Japan Chapter; the National Institute of Advanced Industrial Science and Technology)
Room 211
11:10 - 12:10 Session 13: Thermal Design (TD-1)
Session Chair: Atsushi Nakamura, Kishio Yokouchi
13-1 |
Heat spreader technology for silicon chip |
13-2 |
A Study of Thermal Performance for Chip-in-Substrate type LED Package Structure |
- Author's Interview (10 min.) - |
13:20 - 15:20 Session 14: Thermal Design (TD-2)
Session Chair: Atsushi Nakamura, Kishio Yokouchi
14-1 |
Study on the Application of Thermal Interface Materials for Integration of HP-LEDs |
14-2 |
Structure function based thermal resistance & thermal capacitance measurement for semiconductor packages |
14-3 |
Data center energy conservation utilizing heat pipe based ice storage system |
- Author's Interview (20 min.) - |
Room 213
11:10 - 12:10 Session 15: Material (ML-1)
Session Chair: Itsuo Watanabe, William Chen
15-1 |
Invited : Recent Advance in Anisotropic Conductive Adhesives (ACAs) Materials and Processing Technology |
15-2 |
Micro- Solder Precoat Technology by Precoat by Powder Sheet method |
- Author's Interview (10 min.) - |
13:20 - 15:20 Session 16: Material (ML-2)
Session Chair: Atsushi Okuno, Ricky Lee
16-1 |
Preparation of Active Layer of Solar Cells Device by F8T2 Blending with PCBM |
16-2 |
A novel polymer technology for underfill |
16-3 |
Transparent Encapsulating Resin for Automotive Applications |
16-4 |
High reliability epoxy encapsulating compound for power module |
- Author's Interview (20 min.) - |
15:30 - 17:30 Session 17: Material (ML-3)
Session Chair: Hiroshi Manita, Itsuo Watanabe
17-1 |
Phase Transformation of Metallic Nanoparticle Deposites for the Electrodes of Flexible Electronics |
17-2 |
A New, Cost-effective Coreless Substrate Technology |
17-3 |
Build-up Electrical Insulation Material with Low-Dielectric Tangent, Low-CTE and Low-Surface Roughness |
17-4 |
Electroless
Ni/Pd/Au Plating for Semiconductor Package Substrates -Effect of
Gold Plating Combinations on Gold Wire Bonding Reliability- |
- Author's Interview (20 min.) - |
Room 212
11:10 - 12:10 Session 18: Optoelectronics (OE-2)
Session Chair: Shigeru Nakagawa, Shigenori Aoki
18-1 |
Invited : Multichannel optical modules with an SF optical connector interface |
18-2 |
High-bandwidth optical MCM: FPGA with optical I/O on waveguide-integrated SLC |
- Author's Interview (10 min.) - |
13:20 - 15:20 Session 19: Optoelectronics (OE-3)
Session Chair: Shigeru Nakagawa, Dausuke Iguchi
19-1 |
4-Ch
�~ 10-Gb/s chip-to-chip optical interconnections with optoelectronic
packages and optical waveguide separated from PCB |
19-2 |
1060-nm 10-Gb/s x12-channel parallel-optical modules for optical interconnects |
19-3 |
High Throughput On-board Parallel Optical Modules Using Multi-chip Visual Alignment Technique |
19-4 |
Relationship between alignment errors of optical components and power consumption in optoelectronic devices |
- Author's Interview (20 min.) - |
15:30 - 17:05 Session 20: Optoelectronics (OE-4)
Session Chair: Shigenori Aoki, Dausuke Iguchi
20-1 |
Polymeric multi/demultiplexers using light-induced self-written waveguides for cost-effective optical interconnection |
20-2 |
Soft-Lithographic
Fabrication of Polymer Parallel Optical Waveguides with Graded-Index
Cores for Board-Level Optical Interconnections |
20-3 |
Optical Waveguide Materials with High Thermal Reliability and Their Applications for High-density Optical Interconnections |
|
Last updated: 2010/ 9/13